Receive Channel Enable Registers (RCERA-RCERH)
McBSP Registers
12-46
SPRU592E
12.9 Receive Channel Enable Registers (RCERA-RCERH)
Each McBSP has eight receive channel enable registers of the format shown
in Figure 12
9. There is one for each of the receive partitions: A, B, C, D, E,
F, G, and H. Table 12
12 provides a summary description that applies to any
bit x of a receive channel enable register.
These I/O-mapped registers are only used when the receiver is configured to
allow individual enabling and disabling of the channels (RMCM = 1).
Figure 12
−
9. Format of the Receive Channel Enable Registers (RCERA-RCERH)
15
14
13
12
11
10
9
8
RCE15
RCE14
RCE13
RCE12
RCE11
RCE10
RCE9
RCE8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
RCE7
RCE6
RCE5
RCE4
RCE3
RCE2
RCE1
RCE0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 12
−
12. Description For Bit x of a Receive Channel Enable Register
(x = 0, 1, 2, ..., or 15)
Bit
Field
Value
Description
x
RCEx
Receive channel enable bit
For receive multichannel selection mode (RMCM = 1):
0
Disable the channel that is mapped to RCEx.
1
Enable the channel that is mapped to RCEx.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...