Setting the Receive Frame-Sync Mode
7-25
Receiver Configuration
SPRU592E
7.16.1 About the Receive Frame-Sync Modes
20 shows how you may select various sources to provide the receive
frame-synchronization signal and the effect on the FSR pin. The polarity of the
signal on the FSR pin is determined by the FSRP bit.
Note that in the digital loop back mode (DLB = 1), the transmit frame-sync
signal is used as the receive frame-sync signal.
Also, in the clock stop mode, the internal receive clock signal (CLKR) and the
internal receive frame-synchronization signal (FSR) are internally connected
to their transmit counterparts, CLKX and FSX.
Table 7
−
20. Select Sources to Provide the Receive Frame-Synchronization Signal and
the Effect on the FSR Pin
DLB
FSRM
GSYNC
†
Source of Receive Frame
Synchronization
FSR Pin Status
0
0
0 or 1
An external frame-sync signal
enters the McBSP through the FSR
pin. The signal is then inverted as
determined by FSRP before being
used as internal FSR.
Input
0
1
0
Internal FSR is driven by the
sample rate generator frame-sync
signal (FSG).
Output. FSG is inverted as
determined by FSRP before being
driven out on the FSR pin.
0
1
1
Internal FSR is driven by the
sample rate generator frame-sync
signal (FSG).
Input. The external frame-sync
input on the FSR pin is used to
synchronize CLKG and generate
FSG pulses.
1
0
0
Internal FSX drives internal FSR.
High impedance
1
0 or 1
1
Internal FSX drives internal FSR.
Input. If the sample rate generator
is running, external FSR is used to
synchronize CLKG and generate
FSG pulses.
1
1
0
Internal FSX drives internal FSR.
Output. Receive (same as
transmit) frame synchronization is
inverted as determined by FSRP
before being driven out on the FSR
pin.
†
The clock synchronization provided through the GSYNC bit is not supported on TMS320VC5501 and TMS320VC5502
devices.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...