www.ti.com
2.8
DDR2 Memory Controller Interface
Command/Data
Scheduler
Command FIFO
Write FIFO
Read FIFO
Registers
Command
to Memory
Write Data
to Memory
Read Data
from
Memory
Command
Data
Peripheral Architecture
To move data efficiently from on-chip resources to external DDR2 SDRAM memory, the DDR2 memory
controller makes use of a command FIFO, a write FIFO, a read FIFO, and command and data schedulers.
Table 11
describes the purpose of each FIFO.
Figure 14
shows the block diagram of the DDR2 memory controller FIFOs. Commands, write data, and
read data arrive at the DDR2 memory controller parallel to each other. The same peripheral bus is used to
write and read data from external memory as well as internal memory-mapped registers.
Table 11. DDR2 Memory Controller FIFO Description
FIFO
Description
Depth (64-bit doublewords)
Command
Stores all commands coming from on-chip requestors
7
Write
Stores write data coming from on-chip requestors to memory
11
Read
Stores read data coming from memory to on-chip requestors
17
Figure 14. DDR2 Memory Controller FIFO Block Diagram
26
DDR2 Memory Controller
SPRU986B – November 2007
Submit Documentation Feedback