www.ti.com
PLLDIV1 (/2)
PLLDIV2 (/4)
PLLDIV3 (/3)
SYSCLK1
(ARM and MPEG/JPEG
Coprocessor)
SYSCLK2
(peripherals)
SYSCLK3
(VPBE)
1
0
PLL
0
1
CLKMODE
CLKIN
OSCIN
PLLEN
AUXCLK
(Peripherals,
CLKOUT1)
SYSCLKBP
(CLKOUT2)
Pre-DIV
(/8)
Post-DIV
(/2 or /1)
PLLM
(programmable)
BPDIV (/3)
PLLDIV4
(/4 or /2)
SYSCLK4
(VPSS)
6.3
PLLC2
PLLC2
Figure 6-1. PLLC1 Configuration in DM355
PLLC2 provides the DDR PHY clock and CLKOUT3. Software controls PLLC2 operation through the
PLLC2 registers. The following list,
, and
describe the customizations of PLLC2 in the
DM355.
•
Provides DDR PHY clock and CLKOUT3
•
Software configurable
•
Accepts clock input or internal oscillator input (same input as PLLC1)
•
PLL pre-divider value is programmable
•
PLL multiplier value is programmable
•
PLL post-divider value is fixed to (/1)
•
Only SYSCLK[1] is used
•
SYSCLK1 divider value is fixed to (/1)
•
SYSCLKBP divider value is fixed to (/8)
•
SYSCLK1 is routed to the DDR PHY
•
SYSCLKBP is routed to the output pin CLKOUT3
•
AUXCLK is not used.
Table 6-2. PLLC2 Output Clocks
Output Clock
Used by
PLLDIV Divider
Notes
SYSCLK1
DDR PHY
/1
Fixed divider
SYSCLKBP
CLKOUT3
/8
Fixed divider
PLL Controllers (PLLCs)
40
SPRUFB3 – September 2007