Multicore Fixed and Floating-Point System-on-Chip
Copyright 2012 Texas Instruments Incorporated
System Interconnect
91
SPRS689D—March 2012
TMS320C6670
4.3 TeraNet Switch Fabric Connections
The figures below show the connections between masters and slaves through various sections of the TeraNet.
Figure 4-1
TeraNet 3A
T
eraNet
3_A
CPU/3
TC_3
M
EDMA
CC1
TC_2
M
TC_1
M
TC_0
M
TC_3
M
EDMA
CC2
TC_2
M
TC_1
M
TC_0
M
SRI
O
Packet DMA
M
AIF/DMA
M
QM_SS
Packet DMA
M
QM_SS
Second
M
TNet_3_H
CPU/3
Debug_SS
M
FFTC_B
Packet DMA
M
TNet_3_D
CPU/3
FFTC_A
Packet DMA
M
RAC_B_BE0
M
RAC_B_BE1
M
RAC_A_BE0
M
RAC_A_BE1
M
TAC_FE
M
PCIe
M
TNet_3_F
CPU/3
SRI
O
_M
M
Bridge_1
Bridge_2
Bridge_3
Bridge_4
Fro
m
TeraNet_2_A
Bridge_5
Bridge_6
Bridge_7
Bridge_8
To TeraNet_2_A
Bridge_9
Bridge_10
Bridge_12
Bridge_13
Bridge_14
To TeraNet_3P_A
TCP3e_w
S
TCP3e_r
S
Boot_R
O
M
S
SPI
S
TNet_6P_A
CPU/3
TCP3d_B
S
TCP3d_A
S
TNet_3_E
CPU/3
RAC_B_FE
S
RAC_A_FE
S
TNet_3_G
CPU/3
Tracer
_RAC
CorePac_0
S
Tracer_L2_0
CorePac_1
S
Tracer_L2_1
CorePac_2
S
Tracer_L2_2
CorePac_3
S
Tracer_L2_3
VCP2
S
VCP2
S
VCP2
S
VCP2
S
TNet_3_B
CPU/3
PCIe
S
TAC_BE
S
Tracer_TAC
SRI
O
S
QM_SS
S
Tracer_QM_M
MPU_1
M
NETCP
Summary of Contents for TMS320C6670
Page 225: ......