8.13.5 ADC SOC Registers
8.13.5.1 ADC Sample Mode Register (ADCSAMPLEMODE)
Figure 8-26. ADC Sample Mode Register (ADCSAMPLEMODE)
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
SIMULEN14
SIMULEN12
SIMULEN10
SIMULEN8
SIMULEN6
SIMULEN4
SIMULEN2
SIMULEN0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-13. ADC Sample Mode Register (ADCSAMPLEMODE) Field Descriptions
Bit
Field
Value
15:8
Reserved
0
Reserved
7
SIMULEN14
Simultaneous sampling enable for SOC14/SOC15. Couples SOC14 and SOC15 in simultaneous
sampling mode. See
for details. This bit should not be set when the ADC is actively
converting SOC14 or SOC15.
0
Single sample mode set for SOC14 and SOC15. All bits of CHSEL field define channel to be
converted. EOC14 associated with SOC14. EOC15 associated with SOC15. SOC14 result placed
in ADCRESULT14 register. SOC15 result placed in ADCRESULT15.
1
Simultaneous sample for SOC14 and SOC15. Lowest three bits of CHSEL field define the pair of
channels to be converted. EOC14 and EOC15 associated with SOC14 and SOC15 pair. SOC14
and SOC15 results will be placed in ADCRESULT14 and ADCRESULT15 registers, respectively.
6
SIMULEN12
Simultaneous sampling enable for SOC12/SOC13. Couples SOC12 and SOC13 in simultaneous
sampling mode. See
for details. This bit should not be set when the ADC is actively
converting SOC12 or SOC13.
0
Single sample mode set for SOC12 and SOC13. All bits of CHSEL field define channel to be
converted. EOC12 associated with SOC12. EOC13 associated with SOC13. SOC12 result placed
in ADCRESULT12 register. SOC13 result placed in ADCRESULT13.
1
Simultaneous sample for SOC12 and SOC13. Lowest three bits of CHSEL field define the pair of
channels to be converted. EOC12 and EOC13 associated with SOC12 and SOC13 pair. SOC12
and SOC13 results will be placed in ADCRESULT12 and ADCRESULT13 registers, respectively.
5
SIMULEN10
Simultaneous sampling enable for SOC10/SOC11. Couples SOC10 and SOC11 in simultaneous
sampling mode. See
for details. This bit should not be set when the ADC is actively
converting SOC10 or SOC11.
0
Single sample mode set for SOC10 and SOC11. All bits of CHSEL field define channel to be
converted. EOC10 associated with SOC10. EOC11 associated with SOC11. SOC10 result placed
in ADCRESULT10 register. SOC11 result placed in ADCRESULT11.
1
Simultaneous sample for SOC10 and SOC11. Lowest three bits of CHSEL field define the pair of
channels to be converted. EOC10 and EOC11 associated with SOC10 and SOC11 pair. SOC10
and SOC11 results will be placed in ADCRESULT10 and ADCRESULT11 registers, respectively.
4
SIMULEN8
Simultaneous sampling enable for SOC8/SOC9. Couples SOC8 and SOC9 in simultaneous
sampling mode. See
for details. This bit should not be set when the ADC is actively
converting SOC8 or SOC9.
0
Single sample mode set for SOC8 and SOC9. All bits of CHSEL field define channel to be
converted. EOC8 associated with SOC8. EOC9 associated with SOC9. SOC8 result placed in
ADCRESULT8 register. SOC9 result placed in ADCRESULT9.
1
Simultaneous sample for SOC8 and SOC9. Lowest three bits of CHSEL field define the pair of
channels to be converted. EOC8 and EOC9 associated with SOC8 and SOC9 pair. SOC8 and
SOC9 results will be placed in ADCRESULT8 and ADCRESULT9 registers, respectively.
Analog-to-Digital Converter (ADC)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
547
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......