8.13.3 ADC Interrupt Registers
8.13.3.1 ADC Interrupt Flag Register (ADCINTFLG)
Figure 8-16. ADC Interrupt Flag Register (ADCINTFLG)
15
9
8
Reserved
ADCINT9
R-0
R-0
7
6
5
4
3
2
1
0
ADCINT8
ADCINT7
ADCINT6
ADCINT5
ADCINT4
ADCINT3
ADCINT2
ADCINT1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-7. ADC Interrupt Flag Register (ADCINTFLG) Field Descriptions
Bit
Field
Value
Description
15-9
Reserved
0
Reads return a zero; Writes have no effect.
8-0
ADCINTx
(x = 9 to 1)
ADC Interrupt Flag Bits: Reading this bit indicates if an ADCINT pulse was generated
0
No ADC interrupt pulse generated
1
ADC Interrupt pulse generated
If the ADC interrupt is placed in continuous mode (INTSELxNy register) then further interrupt
pulses are generated whenever a selected EOC event occurs even if the flag bit is set.
If the continuous mode is not enabled, then no further interrupt pulses are generated until the user
clears this flag bit using the ADCINTFLGCLR register. The ADCINTOVF flag will be set if EOC
events are generated while the ADCINTFLG flag is set. Both ADCINTFLG and ADCINTOVF flags
must be cleared before normal interrupt operation can resume in non-continuous mode.
Analog-to-Digital Converter (ADC)
538
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......