![Texas Instruments TMS320 2806 Series Technical Reference Manual Download Page 1106](http://html1.mh-extra.com/html/texas-instruments/tms320-2806-series/tms320-2806-series_technical-reference-manual_10955961106.webp)
USBCSRH0 in Device mode is shown in
Figure 17-37. USB Control and Status Endpoint 0 High Register (USBCSRH0) in Device Mode
7
1
0
Reserved
FLUSH
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-38. USB Control and Status Endpoint 0 High Register (USBCSRH0) in Device Mode Field
Descriptions
Bit
Field
Value
Description
7-1
Reserved
0
Reserved
0
FLUSH
Flush FIFO. This bit is automatically cleared after the flush is performed.
0
No effect
1
Flushes the next packet to be transmitted/read from the endpoint 0 FIFO. The FIFO pointer is reset
and the TXRDY/RXRDY bit is cleared.
Note:
This bit should only be set when TXRDY/RXRDY is set. At other times, it may cause data to be
corrupted.
Universal Serial Bus (USB) Controller
1106
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......