Table 18-5. Write Field Decoding for I2CMCS[6:0]
Next State Description
I2CMCS[6:0]
I2CMSA[0]
Current
State
RUN
START
STOP
ACK
HS
QCCMD
BURST
R/S
START condition followed by TRANSMIT
(master goes to the Master Transmit state).
1
1
0
X
a
0
0
0
0
Idle
START condition followed by a TRANSMIT
and STOP condition (master remains in Idle
state).
1
1
1
X
0
0
0
0
START condition followed by N FIFO-serviced
TRANSMITs (master goes to the Master
Transmit state).
0
1
0
X
0
0
1
0
START condition followed by N FIFO-serviced
TRANSMITs and STOP condition (master
remains in Idle state).
0
1
1
X
0
0
1
0
START condition followed by RECEIVE
operation with negative ACK (master goes to
the Master Receive state).
1
1
0
0
0
0
0
1
Quick Command (Send). After Quick
Command is executed, the master returns to
Idle state.
1
1
1
0
0
1
0
0
Quick Command (Receive). After Quick
Command is executed, the master returns to
Idle state.
1
1
1
0
0
1
0
1
START condition followed by RECEIVE and
STOP condition (master remains in Idle state).
1
1
1
0
0
0
0
1
START condition followed by RECEIVE
(master goes to the Master Receive state).
1
1
0
1
0
0
0
1
START condition followed by N FIFO-serviced
RECEIVE operations with a negative ACK on
the last RECEIVE operation (master goes to
the Master Receive state).
0
1
0
0
0
0
1
1
START condition followed by N FIFO-serviced
RECEIVE operations with a negative ACK on
the last RECEIVE and STOP condition (master
remains in Idle state).
0
1
1
0
0
0
1
1
START condition followed by N FIFO-serviced
RECEIVE operations (master goes to the
Master Receive state).
0
1
0
1
0
0
1
1
START/RUN condition where master byte is
sent with no ACK; followed by High Speed
transmit Operation. All subsequent transfers
are carried out using normal transmit
commands.
1
1
0
0
1
0
0
0
RUN/BURST condition where master byte is
sent with no ACK; followed by High Speed
Burst transmit Operation.
0
0
0
0
1
0
1
0
Illegal
1
1
1
1
0
0
0
1
Illegal
0
1
1
1
0
0
0
1
NOP
All other combinations not listed are non-operations.
June 18, 2014
1308
Texas Instruments-Production Data
Inter-Integrated Circuit (I
2
C) Interface