A1
A1
DDR2
Interface
DDR2
Device
AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
7.7.2.2.2.5 DDR2 Keepout Region
The region of the PCB used for the DDR2 circuitry must be isolated from other signals. The DDR2
keepout region is defined for this purpose and is shown in
. This region should encompass all
DDR2 circuitry and the region size varies with component placement and DDR2 routing. Additional
clearances required for the keepout region are shown in
. Non-DDR2 signals should not be
routed on the same signal layer as DDR2 signals within the DDR2 keepout region. Non-DDR2 signals
may be routed in the region provided they are routed on layers separated from DDR2 signal layers by a
ground layer. No breaks should be allowed in the reference ground or VDDS_DDR power plane in this
region. In addition, the VDDS_DDR power plane should cover the entire keepout region.
Figure 7-42. DDR2 Keepout Region
7.7.2.2.2.6 Bulk Bypass Capacitors
Bulk bypass capacitors are required for moderate speed bypassing of the DDR2 and other circuitry.
contains the minimum numbers and capacitance required for the bulk bypass capacitors. Note
that this table only covers the bypass needs of the AM335x DDR2 interface and DDR2 devices. Additional
bulk bypass capacitance may be needed for other circuitry.
Table 7-48. Bulk Bypass Capacitors
NO.
PARAMETER
MIN
MAX
UNIT
1
AM335x VDDS_DDR bulk bypass capacitor count
1
devices
2
AM335x VDDS_DDR bulk bypass total capacitance
10
μ
F
3
DDR2 number 1 bulk bypass capacitor count
1
devices
4
DDR2 number 1 bulk bypass total capacitance
10
μ
F
5
DDR2 number 2 bulk bypass capacitor count
1
devices
6
DDR2 number 2 bulk bypass total capacitance
10
μ
F
(1) These devices should be placed near the device they are bypassing, but preference should be given to the placement of the high-speed
(HS) bypass capacitors.
(2) Only used when two DDR2 devices are used.
Copyright © 2011–2015, Texas Instruments Incorporated
Peripheral Information and Timings
165
Product Folder Links: