FLCTL Registers
522
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller (FLCTL)
9.4.49 FLCTL_BURSTPRG_TIMCTL Register (offset = 0120h)
Flash Burst Program Timing Control Register. Applies for Subsequent (except first) program pulses during
Burst Program Operations.
Figure 9-55. FLCTL_BURSTPRG_TIMCTL Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ACTIVE
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ACTIVE
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
(1)
All delays are in terms of clock cycles of a 5-MHz reference clock source
Table 9-61. FLCTL_BURSTPRG_TIMCTL Register Description
Bit
Field
Type
Reset
Description
31-28
Reserved
R
NA
Reserved for future use.
27-8
ACTIVE
(1)
R
NA
Length of the Active phase for this operation
7-0
Reserved
R
NA
Reserved for future use.