FLCTL Registers
490
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller (FLCTL)
9.4.11 FLCTL_PRGBRST_STARTADDR Register (offset = 0058h)
Flash Program Burst Start Address Register
Figure 9-17. FLCTL_PRGBRST_STARTADDR Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
START_ADDRESS
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
START_ADDRESS
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
r-0
r-0
r-0
r-0
(1)
Start Address is set as max of 4MB for future enhancement purposes. To know actual amount of Flash memory available, refer to the
device data sheet
(2)
This bit field is writable
only
when burst status (18:16) of the FLCTL_PRGBRST_CTLSTAT shows the Idle state. In all other cases, the
bits remain locked so as to not disrupt an operation that is in progress.
Table 9-23. FLCTL_PRGBRST_STARTADDR Register Description
Bit
Field
Type
Reset
Description
31-22
Reserved
R
NA
Reserved. Reads return 0h
21-0
START_ADDRESS
(1) (
2)
RW
0h
Start Address of Program Burst Operation. Offset from 0h, with 0h as start
address of the type of memory region selected
Bits 3-0 are always 0 (forced to 128-bit boundary)