Functional Peripherals Registers
127
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.23 IPR12 Register (Offset = 430h) [reset = 00000000h]
IPR12 is shown in
and described in
.
Irq 48 to 51 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-42. IPR12 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_51
RESERVED
PRI_50
RESERVED
PRI_49
RESERVED
PRI_48
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-48. IPR12 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_51
R/W
0h
Priority of interrupt 51
24-28
RESERVED
R
0h
23-21
PRI_50
R/W
0h
Priority of interrupt 50
16-20
RESERVED
R
0h
15-13
PRI_49
R/W
0h
Priority of interrupt 49
8-12
RESERVED
R
0h
7-5
PRI_48
R/W
0h
Priority of interrupt 48
0-4
RESERVED
R
0h
2.4.3.24 IPR13 Register (Offset = 434h) [reset = 00000000h]
IPR13 is shown in
and described in
.
Irq 52 to 55 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-43. IPR13 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_55
RESERVED
PRI_54
RESERVED
PRI_53
RESERVED
PRI_52
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-49. IPR13 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_55
R/W
0h
Priority of interrupt 55
24-28
RESERVED
R
0h
23-21
PRI_54
R/W
0h
Priority of interrupt 54
16-20
RESERVED
R
0h
15-13
PRI_53
R/W
0h
Priority of interrupt 53
8-12
RESERVED
R
0h
7-5
PRI_52
R/W
0h
Priority of interrupt 52
0-4
RESERVED
R
0h