Functional Peripherals Registers
117
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.3
ICER0 Register (Offset = 180h) [reset = 00000000h]
ICER0 is shown in
and described in
Irq 0 to 31 Clear Enable Register. Use the Interrupt Clear-Enable Registers to disable interrupts and
determine which interrupts are currently enabled.
Figure 2-22. ICER0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CLRENA
R/W-0h
Table 2-28. ICER0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CLRENA
R/W
0h
Writing 0 to a CLRENA bit has no effect, writing 1 to a bit disables
the corresponding interrupt. Reading the bit returns its current
enable state. Reset clears the CLRENA field.
2.4.3.4
ICER1 Register (Offset = 184h) [reset = 00000000h]
ICER1 is shown in
and described in
Irq 32 to 63 Clear Enable Register. Use the Interrupt Clear-Enable Registers to disable interrupts and
determine which interrupts are currently enabled.
Figure 2-23. ICER1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CLRENA
R/W-0h
Table 2-29. ICER1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CLRENA
R/W
0h
Writing 0 to a CLRENA bit has no effect, writing 1 to a bit disables
the corresponding interrupt. Reading the bit returns its current
enable state. Reset clears the CLRENA field.