
EMAC Registers
987
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.31 EMACTXCNTSCOL Register (Offset = 0x14C) [reset = 0x0]
Ethernet MAC Transmit Frame Count for Frames Transmitted after Single Collision (EMACTXCNTSCOL)
This register maintains the number of successfully transmitted frames after a single collision in the half-
duplex mode.
NOTE:
This counter is reset to all zeros by setting the CNTRST bit in the Ethernet MAC MMC
Control (EMACMMCCTRL).
EMACTXCNTSCOL is shown in
and described in
.
Return to
Figure 15-46. EMACTXCNTSCOL Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
TXSNGLCOLG
R-0x0
Table 15-55. EMACTXCNTSCOL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
TXSNGLCOLG
R
0x0
This field indicates the number of successfully transmitted frames
after a single collision in the half-duplex mode.