ADC Registers
782
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.38 ADCPP Register (Offset = 0xFC0) [reset = 0x01B02187]
ADC Peripheral Properties (ADCPP)
The ADCPP register provides information regarding the properties of the ADC module.
ADCPP is shown in
and described in
Return to
Figure 10-52. ADCPP Register
31
30
29
28
27
26
25
24
RESERVED
APSHT
R-0x0
R-0x1
23
22
21
20
19
18
17
16
TS
RSL
TYPE
R-0x1
R-0xC
R-0x0
15
14
13
12
11
10
9
8
DC
CH
R-0x8
R-0x18
7
6
5
4
3
2
1
0
CH
MCR
R-0x18
R-0x7
Table 10-48. ADCPP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-25
RESERVED
R
0x0
24
APSHT
R
0x1
Application-Programmable Sample-and-Hold Time.
This bit indicates the ADC has the capability of allowing the
application to adjust the sample and hold window period.
23
TS
R
0x1
Temperature Sensor.
This field provides the similar information as the legacy DC1 register
TEMPSNS bit.
0x0 = The ADC module does not have a temperature sensor.
0x1 = The ADC module has a temperature sensor.
22-18
RSL
R
0xC
Resolution.
This field specifies the maximum number of binary bits used to
represent the converted sample.
The field is encoded as a binary value, in the range of 0 to 32 bits.
17-16
TYPE
R
0x0
ADC Architecture.
0x0 = SAR
0x1 = Reserved
0x2 = Reserved
0x3 = Reserved
15-10
DC
R
0x8
Digital Comparator Count.
This field specifies the number of ADC digital comparators available
to the converter.
The field is encoded as a binary value, in the range of 0 to 63.
This field provides similar information to the legacy DC9 register
ADCnDCn bits.
9-4
CH
R
0x18
ADC Channel Count.
This field specifies the number of ADC input channels available to
the converter.
This field is encoded as a binary value, in the range of 0 to 63.
This field provides similar information to the legacy DC3 and DC8
register ADCnAINn bits.