![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 647](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578647.webp)
µDMA Registers
647
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Micro Direct Memory Access (µDMA)
8.6.20 DMACHMAP2 Register (Offset = 0x518) [reset = 0x0]
DMA Channel Map Select 2 (DMACHMAP2)
Each 4-bit field of the DMACHMAP2 register configures the µDMA channel assignment as specified in .
DMACHMAP2 is shown in
and described in
.
Return to
Figure 8-29. DMACHMAP2 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CH23SEL
CH22SEL
CH21SEL
CH20SEL
R/W-0h
R/W-0h
R/W-0h
R/W-0h
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH19SEL
CH18SEL
CH17SEL
CH16SEL
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 8-39. DMACHMAP2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-28
CH23SEL
R/W
0x0
µDMA Channel 23 Source Select
See for channel assignments.
27-24
CH22SEL
R/W
0x0
µDMA Channel 22 Source Select
See for channel assignments.
23-20
CH21SEL
R/W
0x0
µDMA Channel 21 Source Select
See for channel assignments.
19-16
CH20SEL
R/W
0x0
µDMA Channel 20 Source Select
See for channel assignments.
15-12
CH19SEL
R/W
0x0
µDMA Channel 19 Source Select
See for channel assignments.
11-8
CH18SEL
R/W
0x0
µDMA Channel 18 Source Select
See for channel assignments.
7-4
CH17SEL
R/W
0x0
µDMA Channel 17 Source Select
See for channel assignments.
3-0
CH16SEL
R/W
0x0
µDMA Channel 16 Source Select
See for channel assignments.