![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 640](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578640.webp)
µDMA Registers
640
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Micro Direct Memory Access (µDMA)
8.6.13 DMAALTSET Register (Offset = 0x30) [reset = 0x0]
DMA Channel Primary Alternate Set (DMAALTSET)
Each bit of the DMAALTSET register represents the corresponding µDMA channel. Setting a bit
configures the µDMA channel to use the alternate control data structure. Reading the register returns the
status of which control data structure is in use for the corresponding µDMA channel.
DMAALTSET is shown in
and described in
Return to
Figure 8-22. DMAALTSET Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SET[n]
R/W-0h
Table 8-32. DMAALTSET Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
SET[n]
R/W
0x0
Channel [n] Alternate Set
Bit 0 corresponds to channel 0.
A bit can only be cleared by setting the corresponding CLR[n] bit in
the DMAALTCLR register.
For Ping-Pong and Scatter-Gather cycle types, the µDMA controller
automatically sets these bits to select the alternate channel control
data structure.
0x0 = µDMA channel [n] is using the primary control structure.
0x1 = µDMA channel [n] is using the alternate control structure.