![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 630](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578630.webp)
µDMA Registers
630
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Micro Direct Memory Access (µDMA)
8.6.3 DMACTLBASE Register (Offset = 0x8) [reset = 0x0]
DMA Channel Control Base Pointer (DMACTLBASE)
The DMACTLBASE register must be configured so that the base pointer points to a location in system
memory.
The amount of system memory that must be assigned to the µDMA controller depends on the number of
µDMA channels used and whether the alternate channel control data structure is used. See
for details about the Channel Control Table. The base address must be aligned on a 1024-byte boundary.
This register cannot be read when the µDMA controller is in the reset state.
DMACTLBASE is shown in
and described in
.
Return to
Figure 8-12. DMACTLBASE Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
R/W-0h
R-0h
Table 8-22. DMACTLBASE Register Field Descriptions
Bit
Field
Type
Reset
Description
31-10
ADDR
R/W
0x0
Channel Control Base Address
This field contains the pointer to the base address of the channel
control table.
The base address must be
1024-byte aligned.
9-0
RESERVED
R
0x0