![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 374](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578374.webp)
System Control Registers
374
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.129 DCGCGPIO Register (Offset = 0x808) [reset = 0x00]
General-Purpose Input/Output Deep-Sleep Mode Clock Gating Control (DCGCGPIO)
The DCGCGPIO register lets software enable and disable GPIO modules in deep-sleep mode. When
enabled, a module is provided a clock. When disabled, the clock is disabled to save power.
NOTE:
This register controls the clocking for the GPIO modules.
DCGCGPIO is shown in
and described in
Return to
Figure 4-135. DCGCGPIO Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
D17
D16
R-0x0
R/W-
0x0
R/W-
0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
R/W-
0x0
Table 4-142. DCGCGPIO Register Field Descriptions
Bit
Field
Type
Reset
Description
31-18
RESERVED
R
0x0
17
D17
R/W
0x0
GPIO Port T Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port T is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port T in deep-sleep
mode.
16
D16
R/W
0x0
GPIO Port S Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port S is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port S in deep-sleep
mode.
15
D15
R/W
0x0
GPIO Port R Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port R is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port R in deep-sleep
mode.
14
D14
R/W
0x0
GPIO Port Q Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port Q is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port Q in deep-sleep
mode.
13
D13
R/W
0x0
GPIO Port P Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port P is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port P in deep-sleep
mode.
12
D12
R/W
0x0
GPIO Port N Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port N is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port N in deep-sleep
mode.
11
D11
R/W
0x0
GPIO Port M Deep-Sleep Mode Clock Gating Control
0x0 = GPIO port M is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to GPIO port M in deep-sleep
mode.