System Control Registers
343
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.102 RCGCCCM Register (Offset = 0x674) [reset = 0x0]
CRC and Cryptographic Modules Run Mode Clock Gating Control (RCGCCCM)
The RCGCCCM register lets software enable and disable the CRC and Encryption Modules (AES, DES,
and SHA/MD5) in run mode. When enabled, the modules are provided a clock and accesses to module
registers are allowed. When disabled, the clock is disabled to save power, and accesses to module
registers generate a bus fault.
NOTE:
This register controls the clocking for the CRC, AES, DES, and SHA/MD5 modules.
RCGCCCM is shown in
and described in
Return to
Figure 4-108. RCGCCCM Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
R0
R-0x0
R/W-
0x0
Table 4-115. RCGCCCM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
R0
R/W
0x0
CRC and Cryptographic Modules Run Mode Clock Gating Control
0x0 = The CRC, AES, DES, and SHA/MD 5 modules are disabled.
0x1 = Enable and provide a clock to the CRC, AES, DES, and
SHA/MD5 modules in run mode.