![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 270](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578270.webp)
System Control Registers
270
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.35 EMACMPC Register (Offset = 0x28C) [reset = 0x3]
Ethernet MAC Memory Power Control (EMACMPC)
This register provides power control to the peripheral memory array.
NOTE:
The EMAC memory array does not support retention and can only be turned on and off.
Memory array off is supported only when the power domain is off. If the memory array is
turned on (PWRCTL = 0x3) and the power control to the EMAC is removed by clearing the
P0 bit of the PCEMAC register, the memory array is turned off and the MEMSTAT bit in the
EMACPDS register is 0x0.
EMACMPC is shown in
and described in
.
Return to
Figure 4-41. EMACMPC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
PWRCTL
R-0x0
R/W-0x3
Table 4-48. EMACMPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1-0
PWRCTL
R/W
0x3
Memory Array Power Control
0x0 = Array off. Array off mode is supported only when the P0 bit of
the PCEMAC register at offset 0x99C is set to 0.
0x1 = Reserved
0x2 = Reserved
0x3 = Array on