![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 234](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578234.webp)
System Control Registers
234
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.8 PWRTC Register (Offset = 0x60) [reset = 0x0]
Power-Temperature Cause (PWRTC)
This register provides detailed information on the power subsystem event that caused a reset or interrupt.
The event sets the condition in this register without regard to whether it is used to generate a system
control interrupt, reset, NMI, or no action. The PTBOCTL register contains the action to be taken on the
specific events. The combination of the PWRTC register outputs and the PTBOCTL register causes the
appropriate interrupt or reset condition to occur and the corresponding status bits to be set.
PWRTC is shown in
and described in
.
Return to
Figure 4-14. PWRTC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
VDDA_UBOR
RESERVED
VDD_UBOR
R-0x0
R/W1C-0x0
R-0x0
R/W1C-0x0
Table 4-18. PWRTC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-5
RESERVED
R
0x0
4
VDDA_UBOR
R/W1C
0x0
V
DDA
Under BOR Status
0x0 = VDDA has not tripped undervoltage BOR comparison.
0x1 = VDDA has tripped undervoltage BOR comparison.
3-1
RESERVED
R
0x0
0
VDD_UBOR
R/W1C
0x0
V
DD
Under BOR Status
0x0 = VDD has not tripped undervoltage BOR comparison.
0x1 = VDD has tripped undervoltage BOR comparison.