![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 232](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578232.webp)
System Control Registers
232
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.7 RESC Register (Offset = 0x5C) [reset = X]
Reset Cause (RESC)
This register is set with the reset cause after reset. The bits in this register are sticky and maintain their
state across multiple reset sequences. If a full POK-POR is initiated, the POR bit in the RESC register is
set and all other bits are cleared. If the WDOGn, BOR or EXTRES configuration fields are set to 0x3 in the
RESBEHAVCTL register and a simulated POR is initiated, the cause of the reset is reflected in the RESC
register.
NOTE:
After the RESC register is read, the Hibernate Raw Interrupt Status (HIBRIS) register in the
Hibernation module must be evaluated to determine the full cause of the reset. Although an
external reset assertion or POR resulting from a wake event is registered in the RESC
register, the specific external wake source, including a low battery detect, is only registered
in the HIBRIS register.
RESC is shown in
and described in
.
Return to
Figure 4-13. RESC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
MOSCFAIL
R-0x0
R/W-X
15
14
13
12
11
10
9
8
RESERVED
HSSR
RESERVED
R-0x0
R/W-X
R-0x0
7
6
5
4
3
2
1
0
RESERVED
WDT1
SW
WDT0
BOR
POR
EXT
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x1
R/W-0x0
Table 4-17. RESC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-17
RESERVED
R
0x0
16
MOSCFAIL
R/W
X
MOSC Failure Reset.
Writing 0 to this bit clears it.
0x0 = When read, this bit indicates that a MOSC failure has not
generated a reset since the previous power-on reset. Writing 0 to
this bit clears it.
0x1 = When read, this bit indicates that the MOSC circuit was
enabled for clock validation and failed while the MOSCIM bit in the
MOSCCTL register is clear, generating a reset event.
15-13
RESERVED
R
0x0
12
HSSR
R/W
X
HSSR Reset
0x0 = When read, this bit indicates that a HSSR request has not
generated a reset since the previous power-on reset. Writing 0 to
this bit clears it.
0x1 = When read, this bit indicates that a HSSR request has
generated a reset.
11-6
RESERVED
R
0x0