![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1788](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781788.webp)
USB Registers
1788
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Serial Bus (USB) Controller
27.5.71 USBDRISC Register (Offset = 0x418) [reset = 0x0]
USB Device RESUME Interrupt Status and Clear (USBDRISC)
OTG A / Host
OTG B / Device
The USBDRISC 32-bit register is the interrupt clear register. On a write of 1, the corresponding interrupt is
cleared. A write of 0 has no effect.
USBDRISC is shown in
and described in
Return to
Figure 27-84. USBDRISC Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
RESUME
R-0x0
R/W1C-0x0
Table 27-91. USBDRISC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
RESUME
R/W1C
0x0
RESUME Interrupt Status and Clear.
This bit is cleared by writing a 1.
Clearing this bit also clears the RESUME bit in the USBDRCRIS
register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = The RESUME bits in the USBDRRIS and USBDRCIM
registers are set, providing an interrupt to the interrupt controller.