![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1541](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781541.webp)
QSSI Registers
1541
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Quad Synchronous Serial Interface (QSSI)
23.5.2 SSICR1 Register (Offset = 0x4) [reset = 0x0]
QSSI Control 1 (SSICR1), offset 0x004
The SSICR1 register contains bit fields that control various functions within the QSSI module. Master and
slave mode functionality is controlled by this register.
SSICR1 is shown in
and described in
.
Return to
Figure 23-11. SSICR1 Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
EOM
FSSHLDFRM
HSCLKEN
DIR
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
MODE
RESERVED
MS
SSE
LBM
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 23-7. SSICR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-12
RESERVED
R
0x0
11
EOM
R/W
0x0
Stop Frame (End of Message). This bit is applicable when MODE is
set to Advanced, Bi- or Quad- SSI. This bit is inserted into bit 12 of
the TXFIFO data entry by the QSSI module.
0x0 = No change is transmission status.
0x1 = End of message (Stop Frame).
10
FSSHLDFRM
R/W
0x0
FSS Hold Frame
0x0 = Pulse SSInFss at every byte (the DSS bit in the SSICR0
register must be set to 0x7 (data size 8 bits) in this configuration)
0x1 = Hold SSInFss for the whole frame
9
HSCLKEN
R/W
0x0
High Speed Clock Enable. High speed clock enable is available only
when operating as a master. For proper functionality of high speed
mode, the HSCLKEN bit in the SSICR1 register should be set before
any SSI data transfer or after applying a reset to the QSSI module.
In addition, the SSE bit must be set to 0x1 before the HSCLKEN bit
is set.
0x0 = Use Input Clock
0x1 = Use High Speed Clock
8
DIR
R/W
0x0
QSSI Direction of Operation
0x0 = TX (Transmit Mode) write direction
0x1 = RX (Receive Mode) read direction
7-6
MODE
R/W
0x0
QSSI Mode
0x0 = Legacy SSI mode
0x1 = Bi-SSI mode
0x2 = Quad-SSI Mode
0x3 = Advanced SSI Mode with 8-bit packet size
5-3
RESERVED
R
0x0