SCB Registers
152
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Cortex-M4 Peripherals
2.5.4 VTABLE Register (Offset = 0xD08) [reset = 0x0]
Vector Table Offset (VTABLE)
NOTE:
This register can only be accessed from privileged mode.
The VTABLE register indicates the offset of the vector table base address from memory address
0x00000000.
VTABLE is shown in
and described in
Return to
Figure 2-16. VTABLE Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
OFFSET
RESERVED
R/W-0x0
R-0x0
Table 2-28. VTABLE Register Field Descriptions
Bit
Field
Type
Reset
Description
31-10
OFFSET
R/W
0x0
Vector Table Offset
When configuring the OFFSET field, the offset must be aligned to
the number of exception entries in the vector table. Because there
are 112 interrupts, the offset must be aligned on a 1024-byte
boundary.
9-0
RESERVED
R
0x0