PWM Registers
1491
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
21.5.27 PWMnMINFLTPER Register [reset = 0x0]
PWM0 Minimum Fault Period (PWM0MINFLTPER), offset 0x07C
PWM1 Minimum Fault Period (PWM1MINFLTPER), offset 0x0BC
PWM2 Minimum Fault Period (PWM2MINFLTPER), offset 0x0FC
PWM3 Minimum Fault Period (PWM3MINFLTPER), offset 0x13C
If the MINFLTPER bit in the PWMnCTL register is set, this register specifies the 16-bit time-extension
value to be used in extending the fault condition. The value is loaded into a 16-bit down counter, and the
counter value is used to extend the fault condition. The fault condition is released in the clock immediately
after the counter value reaches 0. The fault condition is asynchronous to the PWM clock; and the delay
value is the product of the PWM clock period and the (MFP field value + 1) or (MFP field value + 2)
depending on when the fault condition asserts with respect to the PWM clock. The counter decrements at
the PWM clock rate, without pause or condition.
PWMnMINFLTPER is shown in
and described in
.
Return to
Figure 21-33. PWMnMINFLTPER Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MFP
R-0x0
R/W-0x0
Table 21-29. PWMnMINFLTPER Register Field Descriptions
Bit
Field
Type
Reset
Description
31-16
RESERVED
R
0x0
15-0
MFP
R/W
0x0
Minimum Fault Period. The number of PWM clocks by which a fault
condition is extended when the delay is enabled by PWMnCTL
MINFLTPER.