
I2C Registers
1343
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.3 I2CMDR Register (Offset = 0x8) [reset = 0x0]
I2C Master Data (I2CMDR)
This register contains the data to be transmitted when in the Master Transmit state and the data received
when in the Master Receive state. If the BURST bit is enabled in the I2CMCS register, then the
I2CFIFODATA register is used for the current data transmit or receive value and this register is ignored.
I2CMDR is shown in
and described in
.
Return to
Figure 19-19. I2CMDR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DATA
R-0x0
R/W-0x0
Table 19-9. I2CMDR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
DATA
R/W
0x0
This byte contains the data transferred during a transaction.