
I2C Registers
1336
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.5.1 I2CMSA Register (Offset = 0x0) [reset = 0x0]
I2C Master Slave Address (I2CMSA)
This register consists of eight bits: seven address bits (A6-A0), and a Receive/Send bit, which determines
if the next operation is a Receive (High), or Transmit (Low).
I2CMSA is shown in
and described in
Return to
Figure 19-16. I2CMSA Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
SA
R/S
R-0x0
R/W-0x0
R/W-
0x0
Table 19-5. I2CMSA Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-1
SA
R/W
0x0
I2C Slave Address. This field specifies bits A6 through A0 of the
slave address.
0
R/S
R/W
0x0
Receive/Send. The R/S bit specifies if the next master operation is a
Receive (High) or Transmit (Low).
0x0 = Transmit
0x1 = Receive