![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1273](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781273.webp)
GPTM Registers
1273
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
18.5.1 GPTMCFG Register (Offset = 0x0) [reset = X]
GPTM Configuration (GPTMCFG)
This register configures the global operation of the GPTM module. The value written to this register
determines whether the GPTM is in 32- or 16-bit mode.
NOTE:
Bits in this register should only be changed when the TAEN and TBEN bits in the GPTMCTL
register are cleared.
GPTMCFG is shown in
and described in
Return to
Figure 18-9. GPTMCFG Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-X
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
GPTMCFG
R-X
R/W-0x0
Table 18-12. GPTMCFG Register Field Descriptions
Bit
Field
Type
Reset
Description
31-3
RESERVED
R
X
2-0
GPTMCFG
R/W
0x0
GPTM Configuration.
0x0 = Reserved
0x1 = For a 16/32-bit timer, this value selects the 32-bit real-time
clock (RTC) counter configuration.
0x4 = For a 16/32-bit timer, this value selects the 16-bit timer
configuration.The function is controlled by bits 1:0 of GPTMTAMR
and GPTMTBMR.
0x5 = Reserved
0x6 = Reserved
0x7 = Reserved