![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1174](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781174.webp)
EPI Registers
1174
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.5.28 EPIHB8TIME Register (Offset = 0x310) [reset = 0x00022000]
EPI Host-Bus 8 Timing Extension (EPIHB8TIME)
NOTE:
The MODE field in the EPICFG register determines which configuration is enabled.
For EPIHB8TIME to be valid, the MODE field must be 0x2.
EPIHB8TIME is shown in
and described in
.
Return to
Figure 16-57. EPIHB8TIME Register
31
30
29
28
27
26
25
24
RESERVED
IRDYDLY
R-0x0
R/W-0x0
23
22
21
20
19
18
17
16
reserved-1
R-0x8
15
14
13
12
11
10
9
8
reserved-1
CAPWIDTH
RESERVED
R-0x8
R/W-0x2
R-0x0
7
6
5
4
3
2
1
0
RESERVED
WRWSM
RESERVED
RDWSM
R-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 16-41. EPIHB8TIME Register Field Descriptions
Bit
Field
Type
Reset
Description
31-26
RESERVED
R
0x0
25-24
IRDYDLY
R/W
0x0
CS0n Input Ready Delay
0x0 = reserved
0x1 = Stall begins one EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
0x2 = Stall begins two EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
0x3 = Stall begins three EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
23-14
RESERVED
R
0x8
13-12
CAPWIDTH
R/W
0x2
CS0n Inter-transfer Capture Width. Controls the delay between Host-
Bus transfers.
0x0 = Reserved
0x1 = 1 EPI clock.
0x2 = 2 EPI clock.
0x3 = Reserved
11-5
RESERVED
R
0x0
4
WRWSM
R/W
0x0
Write Wait State Minus One. This bit is used with the WRWS field in
EPIHB8CFG.
This field is not applicable in BURST mode.
0x0 = No change in the number of wait state clock cycles
programmed in the in WRWS field in EPIHB8CFG register.
0x1 (Write) = Wait state value is noWRWS; 1WRWS field is
programmed in EPIHB8CFG.
3-1
RESERVED
R
0x0