![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1038](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781038.webp)
EMAC Registers
1038
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.69 EMACPC Register (Offset = 0xFC4) [reset = 0x0080040E]
Ethernet MAC Peripheral Configuration Register (EMACPC)
The Ethernet MAC Peripheral Configuration Register (EMACPC) register configures the MAC and PHY
reset and interface parameters.
EMACPC is shown in
and described in
.
Return to
Figure 15-84. EMACPC Register
31
30
29
28
27
26
25
24
PHYEXT
PINTFS
RESERVED
DIGRESTART
NIBDETDIS
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
R-0x0
23
22
21
20
19
18
17
16
RXERIDLE
ISOMIILL
LRR
TDRRUN
FASTLDMODE
R/W-0x1
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
15
14
13
12
11
10
9
8
FASTLDMODE
POLSWAP
MDISWAP
RBSTMDIX
FASTMDIX
MDIXEN
FASTRXDV
FASTLUPD
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x1
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
EXTFD
FASTANEN
FASTANSEL
ANEN
ANMODE
PHYHOLD
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x1
R/W-0x3
R/W-0x0
Table 15-94. EMACPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31
PHYEXT
R/W
0x0
PHY Select. This bit is used to select whether the internal or an
external PHY is used.
0x0 = Internal PHY
0x1 = External PHY
30-28
PINTFS
R/W
0x0
Ethernet Interface Select. This field selects the PHY interface used
by the MAC. This input is sampled during reset and an update to this
register field must result in the MAC undergoing a reset event. This
field has the following encoded values:
0x0 = MII (default) Used for internal PHY or external PHY connected
via MII.
0x1 = Reserved
0x2 = Reserved
0x3 = Reserved
0x4 = RMII: Used for external PHY connected via RMII.
0x5 = Reserved
0x6 = Reserved
0x7 = Reserved
27-26
RESERVED
R
0x0
25
DIGRESTART
R/W
0x0
PHY Soft Restart. This bit allows the user to restart the PHY.
Asserting this bit causes the PHY logic and internal register to reset
to initial conditions. This bit does not affect the configuration bits
provided by the EMACPC register, which are stored in the PHY
following a chip reset. To initiate the soft reset to the PHY, this bit
must be written to a 1 and written again to a 0.
24
NIBDETDIS
R
0x0
Odd Nibble TXER Detection Disable. This bit is sampled on the
deassertion of the PHY reset signal and is used as the default for the
ODDNDETDIS bit of the Ethernet PHY Configuration 2 (EPHYCFG2)
register, PHY offset 0x00A.
23
RXERIDLE
R/W
0x1
RXER Detection During Idle. This bit is sampled on the deassertion
of the PHY reset signal and is used as the default for the
RXERRIDLE bit of the Ethernet PHY Configuration 2 (EPHYCFG2)
register, PHY offset 0x00A.