
EMAC Registers
1012
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.52 EMACPPS0INTVL Register (Offset = 0x760) [reset = 0x0]
Ethernet MAC PPS0 Interval (EMACPPS0INTVL)
The MAC PPS0 Interval (EMACPPS0INTVL) register contains the number of units of sub-second
increment value between the rising edges of EN0PPS signal output.
NOTE:
The PTP reference clock referred to below is MOSC clock in course update mode and in fine
correction mode, is the clock tick at which the system time gets updated.
EMACPPS0INTVL is shown in
and described in
.
Return to
Figure 15-67. EMACPPS0INTVL Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PPS0INT
R/W-0x0
Table 15-77. EMACPPS0INTVL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
PPS0INT
R/W
0x0
PPS0 Output Signal Interval.
These bits store the interval between the rising edges of the
EN0PPS signal output in terms of units of sub-second increment
value.
It must be programmed one value less than the required interval. For
example, if the PTP reference clock is 25 MHz (period of 40 ns), and
desired interval between rising edges of EN0PPS signal output is
120 ns (that is, three units of sub-second increment value), then you
should program value 2 (3 -1) in this register.