Control Registers and Control Packets
613
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
Direct Memory Access Controller (DMA) Module
16.3.2.7 Current Source Address Register (CSADDR)
Figure 16-86. Current Source Address Register (CSADDR) [offset = 800h]
31
16
CSADDR
R-X
15
0
CSADDR
R-X
LEGEND: R = Read only; -
n
= value after reset; X = Unknown
Table 16-78. Current Source Address Register (CSADDR) Field Descriptions
Bit
Field
Value
Description
31-0
CSADDR
0-FFFF FFFFh
Current source address. These bits contain the current working absolute 32-bit source
address (physical). These bits are only updated after a channel is arbitrated out from the
priority queue.
16.3.2.8 Current Destination Address Register (CDADDR)
Figure 16-87. Current Destination Address Register (CDADDR) [offset = 804h]
31
16
CDADDR
R-X
15
0
CDADDR
R-X
LEGEND: R = Read only; -
n
= value after reset; X = Unknown
Table 16-79. Current Destination Address Register (CDADDR) Field Descriptions
Bit
Field
Value
Description
31-0
CDADDR
0-FFFF FFFFh
Current destination address. These bits contain the current working absolute 32-bit
destination address (physical). These bits are only updated after a channel is arbitrated out
of the priority queue.