Control Registers
301
SPNU503C – March 2018
Copyright © 2018, Texas Instruments Incorporated
F021 Flash Module Controller (FMC)
5.7.39 EEPROM Emulation Correctable Error Position Register (EE_COR_ERR_POS)
The bit position is captured during errors when either EE_EOFEN or EE_EZFEN enable bit is set. During
error profiling mode when only EE_EPEN is set, the bit position is not captured if a correctable error is
detected. This register is frozen while either the EE_ERR_ZERO_FLG or the EE_ERR_ONE_FLG bit is
set in the EE_EDACSTATUS register.
During emulation mode, this address is frozen even when read. By setting the SUSP_IGNR bit, this
register can be unfrozen in emulation mode.
This register is not changed with the reset signal and contains unknown data at power-up.
Figure 5-46. EEPROM Emulation Correctable Error Position Register (EE_COR_ERR_POS)
[offset = 318h]
31
16
Reserved
R-0
15
8
7
0
Reserved
TYPE
EE_ERR_POS
R-0
R-u
R-u
LEGEND: R = Read only; -
n
= value after reset; -u = unchanged value on internal reset, cleared on power up
Table 5-51. EEPROM Emulation Correctable Error Position Register (EE_COR_ERR_POS)
Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
0
Reads return 0. Writes have no effect.
8
TYPE
Error Type
0
The error was one of the 64 data bits.
1
The error was one of the 8 check bits.
7-0
EE_ERR_POS
0-FFh
The bit address of the single-bit error.