McBSP2
7-108
7.10.1 McBSP2 Application Example: Communication Interface
Figure 7–45 illustrates the use of McBSP2 as a communication processor
data interface that is the master of TX and slave for RX communications. The
actual implementation is generic: FSX, CLKX, FSR, and CLKR are bidirection-
al. The direction of these signals is configured by registers in the McBSP
module. The CLKS signal is the active input clock for the McBSP modem
block. The active input clock can be changed in a McBSP register, but register
activity on CLKS is required to perform the set up and write to the McBSP.
Figure 7–45. Communication Processor Data Interface
OMAP5910
MPU peripheral
programmable
clock
Config reg
McBSP2
CLKS
FSX_OUT
FSX_OE
FSX_IN
CLKX_OUT
CLKX_OE
CLKX_IN
DX_OUT
DX_OE
FSR_OUT
FSR_OE
FSR_IN
CLKR_OUT
CLKR_OE
CLK ]R_IN
DR_IN
0
MCBSP2.FSX
MCBSP2.CLKX
MCBSP2.DX
MCBSP2.FSR
MCBSP2.CLKR
MCBSP2.DR
Communication
processor
Config reg
(MPUPER_CK)