McBSP2
7-105
MPU Public Peripherals
Table 7–78 describes the McBSP2 pins. Table 7–79 lists the McBSP2 regis-
ters. Figure 7–44 shows the McBSP2 interface.
Table 7–78. McBSP2 Pin Descriptions
Pin
I/O Direction
Description
MCBSP2.CLKR
In/out
Receive clock
MCBSP2.CLKX
In/out
Transmit clock
MCBSP2.DR
In
Data input
MCBSP2.DX
Out
Data output
MCBSP2.FSR
In/out
Receive frame synchronization
MCBSP2.FSX
In/out
Transmit frame synchronization
The McBSP2 base address is FFFB:1000 (MPU memory map).
Table 7–79. McBSP2 Registers
Name
Description
Offset
DRR2 (15:0)
Data receive register 2
0x00
DRR1 (15:0)
Data receive register 1
0x02
DXR2 (15:0)
Data transmit register 2
0x04
DXR1 (15:0)
Data transmit register 1
0x06
SPCR2 (15:0)
Serial port control register 2
0x08
SPCR1 (15:0)
Serial port control register 1
0x0A
RCR2 (15:0)
Receive control register 2
0x0C
RCR1 (15:0)
Receive control register 1
0x0E
XCR2 (15:0)
Transmit control register 2
0x10
XCR1 (15:0)
Transmit control register 1
0x12
SRGR2 (15:0)
Sample rate generator register 2
0x14
SRGR1 (15:0)
Sample rate generator register 1
0x16
MCR2 (15:0)
Multichannel register 2
0x18
MCR1 (15:0)
Multichannel register 1
0x1A