Memory Interfaces
4-33
Memory Interface Traffic Controller
Figure 4–10. SDRAM Write Single 16-Bit Half-Word Followed by Write Burst 8
ACTV0
ACCESS_GRANT
COMMAND
ADDRESS
DQ
CURRENT_COL
CURRENT_SIZE
DVALID
SAVE_ADD
LAST_DATE
ACCESS_REG
2
STOP
WRITE
B0/R0
0
C0
D
B1/C1
C1
C0+1 C1+1
D
WRITE
2
B0/C0
D
D
D
D
D
D
D
C1+1
C1+2 C1+3 C1+4 C1+5 C1+6 C1+7 C1+8
C1+2 C1+3 C1+4 C1+5 C1+6 C1+7
7
6
5
4
3
2
1
0
Output column counter
Note:
WRITE (burst reduced to 1) is followed by a WRITE (8) in a different bank and in a page already active.