Clock Generation and Reset Control Registers
15-82
Table 15–42 lists the DSP idle registers. Table 15–43 and Table 15–44
describe the register bits.
Table 15–42. DSP Idle Registers
Register Name
Descriptions
R/W
Size
Offset
Reset Value
ICR
DSP idle configuration register
R/W
16 bits
x01
0x0000
ISR
DSP idle status register
R
16 bits
x02
0x0000
The DSP idle configuration register (ICR) indicates the DSP subdomains that
are placed in idle mode.
Table 15–43. DSP Idle Configuration Register (ICR)
Bit
Name
Value
Description
Type
Reset
Value
15–6
RESERVED
0
5
EMIF_IDLE_DOMAIN
0
No request to idle DSP EMIF
R/W
0
1
Request to place DSP EMIF in idle
4
DPLL_IDLE_DOMAIN
0
No request to idle DSP DPLL
R/W
0
1
Request to place DSP DPLL in idle
3
PER_IDLE_DOMAIN
0
No request to idle DSP peripherals
R/W
0
1
Request to place DSP peripherals in idle
2
CACHE_IDLE_DOMAIN
0
No request to idle DSP I-cache
R/W
0
1
Request to place DSP I-cache in idle
1
DMA_IDLE_DOMAIN
0
No request to idle DSP DMA controller
R/W
0
1
Request to place DSP DMA controller in idle
0
CPU_IDLE_DOMAIN
0
No request to idle DSP core and memory
R/W
0
1
Request to place DSP core, SARAM, and
DARAM in idle