Clock Generation and Reset Control Registers
15-81
Clock Generation and System Reset Management
Table 15–41. Power Control Register (POWER_CTRL_REG)
Bit
Name
Value
Description
Type
Reset
Value
15–4
RESERVED
Reserved
R
Unknown
3
SW_NSHUTDOWN
Software generation of RST_HOST_OUT.
This bit controls the state of
RST_HOST_OUT pin when SW_RST bit is
1.
R/W
0x1
0
RST_HOST_OUT is active low
1
RST_HOST_OUT is inactive high
2
SW_RST
Released hardware generation of
RST_HOST_OUT
R/W
0x0
0
State of RST_HOST_OUT pin depends on
BFAIL/EXT_FIQ and 32k counter.
1
State of RST_HOST_OUT pin is equal to
level of SW_NSHUTDOWN bit.
1
LOW_PWR_REQ
Low power software request. When this bit
and the LOW_PWR_EN bit are high, the
LOW_PWR pin is driven active high.
R/W
0x0
0
LOW_PWR_EN
Low power enable bit. Disable by default.
This bit enables the usage of the
LOW_PWR output pin.
R/W
0x0
0
During deep sleep, or if LOW_PWR_REQ is
high, the LOW_PWR pin is driven active
high.
1
LOW_PWR pin is always driven low.