Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-294. TPCC_IECR
Address Offset
0x1058
Physical address
0x01C0 1058
Instance
IVA2.2 TPCC
Description
Int Enable Clear Register:
CPU write of 1 to the IECR.In bit causes the IER.In bit to be cleared.
CPU write of 0 has no effect.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
I9
I8
I7
I6
I5
I4
I3
I2
I1
I0
I31
I30
I29
I28
I27
I26
I25
I24
I23
I22
I21
I20
I19
I18
I17
I16
I15
I14
I13
I12
I11
I10
Bits
Field Name
Description
Type
Reset
31
I31
Interrupt associated with TCC #31
W
0
30
I30
Interrupt associated with TCC #30
W
0
29
I29
Interrupt associated with TCC #29
W
0
28
I28
Interrupt associated with TCC #28
W
0
27
I27
Interrupt associated with TCC #27
W
0
26
I26
Interrupt associated with TCC #26
W
0
25
I25
Interrupt associated with TCC #25
W
0
24
I24
Interrupt associated with TCC #24
W
0
23
I23
Interrupt associated with TCC #23
W
0
22
I22
Interrupt associated with TCC #22
W
0
21
I21
Interrupt associated with TCC #21
W
0
20
I20
Interrupt associated with TCC #20
W
0
19
I19
Interrupt associated with TCC #19
W
0
18
I18
Interrupt associated with TCC #18
W
0
17
I17
Interrupt associated with TCC #17
W
0
16
I16
Interrupt associated with TCC #16
W
0
15
I15
Interrupt associated with TCC #15
W
0
14
I14
Interrupt associated with TCC #14
W
0
13
I13
Interrupt associated with TCC #13
W
0
12
I12
Interrupt associated with TCC #12
W
0
11
I11
Interrupt associated with TCC #11
W
0
10
I10
Interrupt associated with TCC #10
W
0
9
I9
Interrupt associated with TCC #9
W
0
8
I8
Interrupt associated with TCC #8
W
0
7
I7
Interrupt associated with TCC #7
W
0
6
I6
Interrupt associated with TCC #6
W
0
5
I5
Interrupt associated with TCC #5
W
0
4
I4
Interrupt associated with TCC #4
W
0
3
I3
Interrupt associated with TCC #3
W
0
2
I2
Interrupt associated with TCC #2
W
0
1
I1
Interrupt associated with TCC #1
W
0
0
I0
Interrupt associated with TCC #0
W
0
Table 5-295. Register Call Summary for Register TPCC_IECR
IVA2.2 Subsystem Register Manual
•
909
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated