![Texas Instruments OMAP36 Series Technical Reference Manual Download Page 905](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_1094678905.webp)
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-286. TPCC_SECR
Address Offset
0x1040
Physical address
0x01C0 1040
Instance
IVA2.2 TPCC
Description
Secondary Event Clear Register:
The secondary event clear register is used to clear the status of the SER registers.
CPU write of 1 to the SECR.En bit clears the SER register.
CPU write of 0 has no effect.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E9
E8
E7
E6
E5
E4
E3
E2
E1
E0
E31
E30
E29
E28
E27
E26
E25
E24
E23
E22
E21
E20
E19
E18
E17
E16
E15
E14
E13
E12
E11
E10
Bits
Field Name
Description
Type
Reset
31
E31
Event #31
W
0
30
E30
Event #30
W
0
29
E29
Event #29
W
0
28
E28
Event #28
W
0
27
E27
Event #27
W
0
26
E26
Event #26
W
0
25
E25
Event #25
W
0
24
E24
Event #24
W
0
23
E23
Event #23
W
0
22
E22
Event #22
W
0
21
E21
Event #21
W
0
20
E20
Event #20
W
0
19
E19
Event #19
W
0
18
E18
Event #18
W
0
17
E17
Event #17
W
0
16
E16
Event #16
W
0
15
E15
Event #15
W
0
14
E14
Event #14
W
0
13
E13
Event #13
W
0
12
E12
Event #12
W
0
11
E11
Event #11
W
0
10
E10
Event #10
W
0
9
E9
Event #9
W
0
8
E8
Event #8
W
0
7
E7
Event #7
W
0
6
E6
Event #6
W
0
5
E5
Event #5
W
0
4
E4
Event #4
W
0
3
E3
Event #3
W
0
2
E2
Event #2
W
0
1
E1
Event #1
W
0
0
E0
Event #0
W
0
Table 5-287. Register Call Summary for Register TPCC_SECR
IVA2.2 Subsystem Register Manual
•
905
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated