Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-246. TPCC_QWMTHRA
Address Offset
0x0620
Physical address
0x01C0 0620
Instance
IVA2.2 TPCC
Description
Queue Threshold A, for Q[3:0]:
CCERR.QTHRXCDn and QSTATn.THRXCD error bit is set when the number of Events in QueueN at an instant in
time (visible through QSTATn.NUMVAL) equals or exceeds the value specified by QWMTHRA.Qn.
Legal values = 0x0 (ever used?) to 0x10 (ever full?)
A value of 0x11 disables threshold errors.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Q1
Reserved
Q0
Bits
Field Name
Description
Type
Reset
31:13
Reserved
Write 0s for future compatibility.
RW
0x0010001000
Read returns 0.
12:8
Q1
Queue Threshold for Q1 value
RW
0x10
7:5
Reserved
Write 0s for future compatibility.
RW
0x0
Read returns 0.
4:0
Q0
Queue Threshold for Q0 value
RW
0x10
Table 5-247. Register Call Summary for Register TPCC_QWMTHRA
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-248. TPCC_QWMTHRB
Address Offset
0x0624
Physical address
0x01C0 0624
Instance
IVA2.2 TPCC
Description
Queue Threshold B, for Q[7:4]:
CCERR.QTHRXCDn and QSTATn.THRXCD error bit is set when the number of Events in QueueN at an instant in
time (visible through QSTATn.NUMVAL) equals or exceeds the value specified by QWMTHRB.Qn.
Legal values = 0x0 (ever used?) to 0x10 (ever full?)
A value of 0x11 disables threshold errors.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Field Name
Description
Type
Reset
31:0
Reserved
Write 0s for future compatibility.
RW
0x0010001000100010
Read returns 0.
Table 5-249. Register Call Summary for Register TPCC_QWMTHRB
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
886 IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated