Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:6
ETYPE
Event Type:
R
0x-
Specifies the specific Event Type for the given entry in the Event
Queue.
Read 0x0:
Event Triggered through ER
Read 0x1:
Manual Triggered through ESR
Read 0x2:
Chain Triggered through CER
Read 0x3:
Auto-Triggered through QER
5:0
ENUM
Event Number:
R
0x--
Specifies the specific Event Number for the given entry in the Event
Queue. For DMA Channel events (ER/ESR/CER), ENUM will range
between 0 and NUM_DMACH (up to 63). For QDMA Channel
events (QER), ENUM will range between 0 and NUM_QDMACH
(up to 7).
Table 5-241. Register Call Summary for Register TPCC_Q0Ek
IVA2.2 Subsystem Register Manual
•
Table 5-242. TPCC_Q1Ek
Address Offset
(0x4*k)
Physical address
0x01C0 0440 + (0x4*k)
Instance
IVA2.2 TPCC
Description
Event Queue Entry Diagram for Queue j - Entry i (j =0 to1 and i=0 to 15)
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
ENUM
ETYPE
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:6
ETYPE
Event Type:
R
0x-
Specifies the specific Event Type for the given entry in the Event
Queue.
Read 0x0:
Event Triggered through ER
Read 0x1:
Manual Triggered through ESR
Read 0x2:
Chain Triggered through CER
Read 0x3:
Auto-Triggered through QER
5:0
ENUM
Event Number:
R
0x--
Specifies the specific Event Number for the given entry in the Event
Queue. For DMA Channel events (ER/ESR/CER), ENUM will range
between 0 and NUM_DMACH (up to 63). For QDMA Channel
events (QER), ENUM will range between 0 and NUM_QDMACH
(up to 7).
Table 5-243. Register Call Summary for Register TPCC_Q1Ek
IVA2.2 Subsystem Register Manual
•
884
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated