
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
0x1:
Priority 1
0x2:
Priority 2
0x3:
Priority 3
0x4:
Priority 4
0x5:
Priority 5
0x6:
Priority 6
0x7:
Priority 7 - Lowest Priority
3
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0
2:0
PRIQ0
Priority Level for Queue 0 Dictates the priority level used for the
RW
0x0
OPTIONS field programmation for Qn TRs. Sets the priority used for
TC read and write commands.
0x0:
Priority 0 - Highest priority
0x1:
Priority 1
0x2:
Priority 2
0x3:
Priority 3
0x4:
Priority 4
0x5:
Priority 5
0x6:
Priority 6
0x7:
Priority 7 - Lowest Priority
Table 5-215. Register Call Summary for Register TPCC_QUEPRI
IVA2.2 Subsystem Basic Programming Model
•
Prioritizing Defined Transfers
IVA2.2 Subsystem Register Manual
•
Table 5-216. TPCC_EMR
Address Offset
0x0300
Physical address
0x01C0 0300
Instance
IVA2.2 TPCC
Description
Event Missed Register:
The Event Missed register is set if 2 events are received without the first event being cleared or if a Null TR is
serviced. Chained events (CER), Set Events (ESR), and normal events (ER) are treated individually. If any bit
in the EMR register is set (and all errors (including QEMR/CCERR)
were previously clear), then an error will be signaled with TPCC error interrupt.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E9
E8
E7
E6
E5
E4
E3
E2
E1
E0
E31
E30
E29
E28
E27
E26
E25
E24
E23
E22
E21
E20
E19
E18
E17
E16
E15
E14
E13
E12
E11
E10
Bits
Field Name
Description
Type
Reset
31
E31
Event Missed #31
R
0
30
E30
Event Missed #30
R
0
29
E29
Event Missed #29
R
0
28
E28
Event Missed #28
R
0
27
E27
Event Missed #27
R
0
26
E26
Event Missed #26
R
0
25
E25
Event Missed #25
R
0
24
E24
Event Missed #24
R
0
23
E23
Event Missed #23
R
0
22
E22
Event Missed #22
R
0
873
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated