
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
Others:
Not applicable for IVA2.2
15
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
14:12
E59
DMA Queue Number for event #59
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
11
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
10:8
E58
DMA Queue Number for event #58
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
7
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
6:4
E57
DMA Queue Number for event #57
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
3
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
2:0
E56
DMA Queue Number for event #56
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
Table 5-209. Register Call Summary for Register TPCC_DMAQNUM7
IVA2.2 Subsystem Register Manual
•
Table 5-210. TPCC_QDMAQNUM
Address Offset
0x0260
Physical address
0x01C0 0260
Instance
IVA2.2 TPCC
Description
QDMA Queue Number Register
Contains the Event queue number to be used for the corresponding QDMA Channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E7
E6
E5
E4
E3
E2
E1
E0
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Bits
Field Name
Description
Type
Reset
31
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
30:28
E7
QDMA Queue Number for event #7
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
27
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
870
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated