
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
18:16
E36
DMA Queue Number for event #36
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
15
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
14:12
E35
DMA Queue Number for event #35
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
11
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
10:8
E34
DMA Queue Number for event #34
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
7
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
6:4
E33
DMA Queue Number for event #33
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
3
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
2:0
E32
DMA Queue Number for event #32
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
Table 5-203. Register Call Summary for Register TPCC_DMAQNUM4
IVA2.2 Subsystem Register Manual
•
Table 5-204. TPCC_DMAQNUM5
Address Offset
0x0254
Physical address
0x01C0 0254
Instance
IVA2.2 TPCC
Description
DMA Queue Number Register 5
Contains the Event queue number to be used for the corresponding DMA Channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E47
E46
E45
E44
E43
E42
E41
E40
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Bits
Field Name
Description
Type
Reset
31
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
30:28
E47
DMA Queue Number for event #47
RW
0x0
0x0:
Event En is queued on Q0
866
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated