
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
Others:
Not applicable for IVA2.2
7
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
6:4
E25
DMA Queue Number for event #25
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
3
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
2:0
E24
DMA Queue Number for event #24
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
Table 5-201. Register Call Summary for Register TPCC_DMAQNUM3
IVA2.2 Subsystem Register Manual
•
Table 5-202. TPCC_DMAQNUM4
Address Offset
0x0250
Physical address
0x01C0 0250
Instance
IVA2.2 TPCC
Description
DMA Queue Number Register 4
Contains the Event queue number to be used for the corresponding DMA Channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E39
E38
E37
E36
E35
E34
E33
E32
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Bits
Field Name
Description
Type
Reset
31
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
30:28
E39
DMA Queue Number for event #39
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
27
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
26:24
E38
DMA Queue Number for event #38
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
23
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
22:20
E37
DMA Queue Number for event #37
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
19
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
865
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated