
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-199. Register Call Summary for Register TPCC_DMAQNUM2
IVA2.2 Subsystem Register Manual
•
Table 5-200. TPCC_DMAQNUM3
Address Offset
0x024C
Physical address
0x01C0 024C
Instance
IVA2.2 TPCC
Description
DMA Queue Number Register 3
Contains the Event queue number to be used for the corresponding DMA Channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
E31
E30
E29
E28
E27
E26
E25
E24
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Bits
Field Name
Description
Type
Reset
31
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
30:28
E31
DMA Queue Number for event #31
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
27
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
26:24
E30
DMA Queue Number for event #30
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
23
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
22:20
E29
DMA Queue Number for event #29
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
19
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
18:16
E28
DMA Queue Number for event #28
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
15
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
14:12
E27
DMA Queue Number for event #27
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
Others:
Not applicable for IVA2.2
11
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
10:8
E26
DMA Queue Number for event #26
RW
0x0
0x0:
Event En is queued on Q0
0x1:
Event En is queued on Q1
864
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated